Amiri, Amir MohammadKhouas, AbdelhakimBoukadoum, Mounir2016-06-292016-06-2920071-4244-0921-7https://dspace.univ-boumerdes.dz/handle/123456789/3022this paper addresses important performance issues in delay-line-based timing applications targeting FPGA devices. The circuit under test is a TDC circuit implemented on a low-cost FPGA from XILINX. Various performance limitations such as uncertainty and non-uniformity in cell delays are described and corresponding optimization and improvement suggestions are made. Experimental results were obtained using ring oscillator-based test structures to inspect intra-die delay mismatches along the target FPGA’s surfaceenthe Timing UncertaintyDelay-Line-based TimeTargeting FPGAsOn the Timing Uncertainty in Delay-Line-based Time Measurement Applications Targeting FPGAsArticle