Variable delay CMOS implementation for ultrasonic beamforming

dc.contributor.authorKassem, Abdallah
dc.contributor.authorWang, J.
dc.contributor.authorKhouas, Abdelhakim
dc.contributor.authorBoukadoum, Mounir
dc.date.accessioned2016-07-03T13:59:16Z
dc.date.available2016-07-03T13:59:16Z
dc.date.issued2003
dc.description.abstractAn ultrasound imaging systems require high resolution and real-time processing. The real-time imaging can be achieved using a digital beamforming (DBF) method. One of the main important parts of the DBF is the real-time delay calculation. The design and implementation of a pipelined architecture for the beamforming delay calculation is addressed. The design uses a minimum size look-up memory to store the initial scan information as opposed to previous approaches. The circuit is implemented in CMOS 0.18μm technology and the resulting layout area is 0.5 mm2, while a total power consumption of 20 mWen_US
dc.identifier.issn0-7803-7573-4
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/3036
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.relation.ispartofseriesMicroelectronics, The 14th International Conference on 2002;PP. 127-130
dc.subjectUltrasounden_US
dc.subjectDigital Beamformingen_US
dc.subjectDelay calculationen_US
dc.subjectReal-time imagesen_US
dc.titleVariable delay CMOS implementation for ultrasonic beamformingen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Variable delay CMOS implementation for ultrasonic beamforming.pdf
Size:
823.67 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: