Variable delay CMOS implementation for ultrasonic beamforming
| dc.contributor.author | Kassem, Abdallah | |
| dc.contributor.author | Wang, J. | |
| dc.contributor.author | Khouas, Abdelhakim | |
| dc.contributor.author | Boukadoum, Mounir | |
| dc.date.accessioned | 2016-07-03T13:59:16Z | |
| dc.date.available | 2016-07-03T13:59:16Z | |
| dc.date.issued | 2003 | |
| dc.description.abstract | An ultrasound imaging systems require high resolution and real-time processing. The real-time imaging can be achieved using a digital beamforming (DBF) method. One of the main important parts of the DBF is the real-time delay calculation. The design and implementation of a pipelined architecture for the beamforming delay calculation is addressed. The design uses a minimum size look-up memory to store the initial scan information as opposed to previous approaches. The circuit is implemented in CMOS 0.18μm technology and the resulting layout area is 0.5 mm2, while a total power consumption of 20 mW | en_US |
| dc.identifier.issn | 0-7803-7573-4 | |
| dc.identifier.uri | https://dspace.univ-boumerdes.dz/handle/123456789/3036 | |
| dc.language.iso | en | en_US |
| dc.publisher | IEEE | en_US |
| dc.relation.ispartofseries | Microelectronics, The 14th International Conference on 2002;PP. 127-130 | |
| dc.subject | Ultrasound | en_US |
| dc.subject | Digital Beamforming | en_US |
| dc.subject | Delay calculation | en_US |
| dc.subject | Real-time images | en_US |
| dc.title | Variable delay CMOS implementation for ultrasonic beamforming | en_US |
| dc.type | Article | en_US |
Files
Original bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- Variable delay CMOS implementation for ultrasonic beamforming.pdf
- Size:
- 823.67 KB
- Format:
- Adobe Portable Document Format
License bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- license.txt
- Size:
- 1.71 KB
- Format:
- Item-specific license agreed upon to submission
- Description:
