Spurs modeling in direct digital period synthesizers related to phase accumulator truncation

Abstract

This paper presents an analytic model of the spurious noise frequencies in Direct Digital Period Synthesizer (DDPS) due to phase accumulator truncation. DDPS is a new technique for frequency synthesis that takes advantage of the speed and low jitter of a delay-lockedloop- based frequency multipliers and the ability to digitally control the frequency from the direct digital synthesis technique DDS [1-2]. The most important source of spurious noise frequencies in a DDPS circuit is the truncation of the output of its phase accumulator. Computing spectral analysis of DDPS circuit is a CPU time consuming task. Based on series of analytic calculations, a general and simple mathematical formula of the location of spurious frequencies and their magnitudes is predicted. This formula will help designers analyze and develop new DDPS circuits faster

Description

Keywords

spurious noise frequencies, Digital Period Synthesizer (DDPS)

Citation

Endorsement

Review

Supplemented By

Referenced By