Pipelined sampled-delay focusing CMOS implementation for ultrasonic digital beamforming

dc.contributor.authorKassem, Abdallah
dc.contributor.authorWang, J.
dc.contributor.authorKhouas, Abdelhakim
dc.contributor.authorBoukadoum, Mounir
dc.date.accessioned2016-07-03T14:05:20Z
dc.date.available2016-07-03T14:05:20Z
dc.date.issued2003
dc.description.abstractThe real-time ultrasonic imaging system can be achieved using a digital beamforming (DBF) method. The critical part of the DBF is the real-time sampled-delay focusing (SDF) which requires a large number of memories (FIFO) to store the scanned information. The sampled-delay focusing technique is used to eliminate the use of the analog delay lines. This paper concerns the design and implementation of a pipelined sampled-delay architecture for ultrasonic digital beamforming. The design uses a minimum size look-up memory to store the initial scan information as opposed to previous approaches. The circuit is implemented in CMOS 0.18􀁐m technology and the resulting active layout area is 0.14 mm2, while its total power consumption is below 40 mWen_US
dc.identifier.issn0-7695-1929-6
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/3037
dc.publisherIEEEen_US
dc.relation.ispartofseriesSystem-on-Chip for Real-Time Applications, 2003. Proceedings; pp. 1-4
dc.subjectPipelined sampleden_US
dc.subjectdelay focusing CMOS implementationen_US
dc.subjectultrasonic digital beamformingen_US
dc.titlePipelined sampled-delay focusing CMOS implementation for ultrasonic digital beamformingen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Pipelined sampled-delay focusing CMOS implementation for ultrasonic digital beamforming.pdf
Size:
255.99 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: