A Multihit Time-to-Digital Converter Architecture on FPGA

dc.contributor.authorAmiri, Amir Mohammad
dc.contributor.authorBoukadoum, Mounir
dc.contributor.authorKhouas, Abdelhakim
dc.date.accessioned2016-06-28T14:15:47Z
dc.date.available2016-06-28T14:15:47Z
dc.date.issued2009
dc.description.abstractWe present a multihit time-to-digital converter (TDC) architecture implemented in a field-programmable gate array (FPGA) with minimized timing overhead. The TDC circuit provides two-level fine-time interpolation. The fine interpolator is a matrix of Vernier delay cells interconnected in a topology to provide two propagation paths for the incoming data pulse. Two methods of calibration are presented to estimate the component delays. The TDC circuit achieves time measurements with a resolution of 75 ps with an average precision of ~ 300 ps and is capable of detecting incoming pulses at a distance of 7.5 ns or more from each otheren_US
dc.identifier.issn0018-9456
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/3012
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.relation.ispartofseriesTransactions on Instrumentation and Measurement 58(3);PP. 530 - 540
dc.subjectField-programmable gate array (FPGA),en_US
dc.subjectime measurement circuiten_US
dc.subjecttime-to-digital converter (TDC)en_US
dc.subjectVernier delay line (VDL)en_US
dc.titleA Multihit Time-to-Digital Converter Architecture on FPGAen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
A Multihit Time-to-Digital Converter Architecture on FPGA.pdf
Size:
984.9 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: