A Multihit Time-to-Digital Converter Architecture on FPGA
| dc.contributor.author | Amiri, Amir Mohammad | |
| dc.contributor.author | Boukadoum, Mounir | |
| dc.contributor.author | Khouas, Abdelhakim | |
| dc.date.accessioned | 2016-06-28T14:15:47Z | |
| dc.date.available | 2016-06-28T14:15:47Z | |
| dc.date.issued | 2009 | |
| dc.description.abstract | We present a multihit time-to-digital converter (TDC) architecture implemented in a field-programmable gate array (FPGA) with minimized timing overhead. The TDC circuit provides two-level fine-time interpolation. The fine interpolator is a matrix of Vernier delay cells interconnected in a topology to provide two propagation paths for the incoming data pulse. Two methods of calibration are presented to estimate the component delays. The TDC circuit achieves time measurements with a resolution of 75 ps with an average precision of ~ 300 ps and is capable of detecting incoming pulses at a distance of 7.5 ns or more from each other | en_US |
| dc.identifier.issn | 0018-9456 | |
| dc.identifier.uri | https://dspace.univ-boumerdes.dz/handle/123456789/3012 | |
| dc.language.iso | en | en_US |
| dc.publisher | IEEE | en_US |
| dc.relation.ispartofseries | Transactions on Instrumentation and Measurement 58(3);PP. 530 - 540 | |
| dc.subject | Field-programmable gate array (FPGA), | en_US |
| dc.subject | ime measurement circuit | en_US |
| dc.subject | time-to-digital converter (TDC) | en_US |
| dc.subject | Vernier delay line (VDL) | en_US |
| dc.title | A Multihit Time-to-Digital Converter Architecture on FPGA | en_US |
| dc.type | Article | en_US |
Files
Original bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- A Multihit Time-to-Digital Converter Architecture on FPGA.pdf
- Size:
- 984.9 KB
- Format:
- Adobe Portable Document Format
License bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- license.txt
- Size:
- 1.71 KB
- Format:
- Item-specific license agreed upon to submission
- Description:
