Design and implementation of automatic voltage regulator for synchronous generator

dc.contributor.authorSaad, Aymane
dc.contributor.authorLairedj, Abderrezak
dc.contributor.authorBentarzi, Hamid (Supervisor)
dc.date.accessioned2023-07-02T11:46:15Z
dc.date.available2023-07-02T11:46:15Z
dc.date.issued2021
dc.description46 p.en_US
dc.description.abstractAutomatic Voltage Regulator (AVR) is necessary for all power generation plant producing electricity using synchronous generators (SGs) to ensure constant voltage in the grid connection. This final year project aims to design and implement an AVR using Labview program for the laboratory 1.5kVA salient pole Lab-volt SG. First, an experimental test is carried out using test bench in order to identify the relationship between the terminal voltage of the SG and current injected to the field winding, the second experiment is done to identify the PWM signals needed for different loads connected to the terminal of the generator. Then, AVR model is simulated using Simulink/ Matlab. Finally, a model of the AVR will be constructed and tested under five different loads condition.en_US
dc.description.sponsorshipUniversité M’Hamed BOUGARA de Boumerdes : Institut de génie electrique et electronique (IGEE)en_US
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/11846
dc.language.isoenen_US
dc.subjectVoltage regulatoren_US
dc.subjectVoltage regulator : Design and implementationen_US
dc.subjectSynchronous generatoren_US
dc.titleDesign and implementation of automatic voltage regulator for synchronous generatoren_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
final project.pdf
Size:
2.3 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description:

Collections