Low Dead Time, Multi-hit FPGA-Based Time-to-Digital Converter

dc.contributor.authorAmiri, Amir Mohammad
dc.contributor.authorBoukadoum, Mounir
dc.contributor.authorKhouas, Abdelhakim
dc.date.accessioned2016-06-29T11:44:21Z
dc.date.available2016-06-29T11:44:21Z
dc.date.issued2006
dc.description.abstractThis paper presents improvements on a novel FPGAbased multi-hit Time-to-Digital Converter (TDC) to measure time intervals with a resolution of 100ps and a variable dynamic range controlled by a binary coarse counter. We use a matrix topology to provide a two-level resolution, aiming to minimize the overall measurement time. The conventional dead time is eliminated by the continuous detection and processing of data by two delay matrices operating in parallel. A back-resetting scheme eliminates the erroneous multi-detection of an event along matrix tap lines. The circuit was tested on a XILINX SPARTAN-3 FPGA platform.en_US
dc.identifier.issn1-4244-0417-7
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/3025
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.relation.ispartofseriesConference: Circuits and Systems;PP. 29-32
dc.subjectLow Dead Time,en_US
dc.subjectMulti-hit FPGAen_US
dc.subjectDigital Converteren_US
dc.titleLow Dead Time, Multi-hit FPGA-Based Time-to-Digital Converteren_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Low Dead Time, Multi-hit FPGA-Based Time-to-Digital Converter.pdf
Size:
299.58 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: