Low Dead Time, Multi-hit FPGA-Based Time-to-Digital Converter
| dc.contributor.author | Amiri, Amir Mohammad | |
| dc.contributor.author | Boukadoum, Mounir | |
| dc.contributor.author | Khouas, Abdelhakim | |
| dc.date.accessioned | 2016-06-29T11:44:21Z | |
| dc.date.available | 2016-06-29T11:44:21Z | |
| dc.date.issued | 2006 | |
| dc.description.abstract | This paper presents improvements on a novel FPGAbased multi-hit Time-to-Digital Converter (TDC) to measure time intervals with a resolution of 100ps and a variable dynamic range controlled by a binary coarse counter. We use a matrix topology to provide a two-level resolution, aiming to minimize the overall measurement time. The conventional dead time is eliminated by the continuous detection and processing of data by two delay matrices operating in parallel. A back-resetting scheme eliminates the erroneous multi-detection of an event along matrix tap lines. The circuit was tested on a XILINX SPARTAN-3 FPGA platform. | en_US |
| dc.identifier.issn | 1-4244-0417-7 | |
| dc.identifier.uri | https://dspace.univ-boumerdes.dz/handle/123456789/3025 | |
| dc.language.iso | en | en_US |
| dc.publisher | IEEE | en_US |
| dc.relation.ispartofseries | Conference: Circuits and Systems;PP. 29-32 | |
| dc.subject | Low Dead Time, | en_US |
| dc.subject | Multi-hit FPGA | en_US |
| dc.subject | Digital Converter | en_US |
| dc.title | Low Dead Time, Multi-hit FPGA-Based Time-to-Digital Converter | en_US |
| dc.type | Article | en_US |
Files
Original bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- Low Dead Time, Multi-hit FPGA-Based Time-to-Digital Converter.pdf
- Size:
- 299.58 KB
- Format:
- Adobe Portable Document Format
License bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- license.txt
- Size:
- 1.71 KB
- Format:
- Item-specific license agreed upon to submission
- Description:
