FPGA-Based phasor measurement unit protype

dc.contributor.authorTalamali, Youcef
dc.contributor.authorAmrouche, Yacine
dc.contributor.authorMaache, Ahmed (supervisor)
dc.date.accessioned2022-07-17T09:18:22Z
dc.date.available2022-07-17T09:18:22Z
dc.date.issued2019
dc.description39 p.en_US
dc.description.abstractPhase measurement is required in electronic applications where a synchronous relationship between the signals needs to be preserved. As the world continues to move towards a Smarter Grid day by day, it has become the necessity to incorporate real-time monitoring of the grid wherein the instantaneous snapshot of the health of the grid can be made available. Traditional electronic system which are used for time measurement are designed using a classical mixed-signal approach. With the advent of recon?gurable hardware such as ?eld-programmable gate arrays (FPGAs), it is more advantageous for designers to opt for all-digital architecture. This project is about the design and implementation of a part of Phasor Measurement Unit (PMU) Prototype based on FPGA. It discusses how an FPGA can be used to estimate the phasors of a one-phase system. An example sinusoidal input signal is generated by a Function Generator and then sampled using the Analog to Digital Converters (ADC) on the FPGA board. The design then stores digital data into a local FIFO, which is passed to a 1024- Point FFT hardware core to get the spectrum of the signal and hence calculate the frequency and the phase difference. The system uses the Intel DE10 FPGA board (donated by the Intel University Program) and the Quartus Prime suite to design and implement the system. One of the aims of this project is to evaluate the potentials of the newly acquired DE10 FPGA board. The final output of the FFT core are transmitted back to local host through Quartus SignalTap II logic Analyzer Tool.en_US
dc.description.sponsorshipUniversité M’Hamed BOUGARA de Boumerdes : Institut de génie electrique et electroniqueen_US
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/9869
dc.language.isoenen_US
dc.subjectFPGA-Based phasoren_US
dc.subjectPhase measurementen_US
dc.titleFPGA-Based phasor measurement unit protypeen_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
FIN2.pdf
Size:
2.34 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description:

Collections