An Approach for Mapping Periodic Real-Time Tasks to Reconfigurable Hardware

dc.contributor.authorGuettatfi, Zakarya
dc.contributor.authorPlatzner, Marco
dc.contributor.authorKermia, Omar
dc.contributor.authorKhouas, Abdelhakim
dc.date.accessioned2021-02-23T08:44:41Z
dc.date.available2021-02-23T08:44:41Z
dc.date.issued2019
dc.description.abstractExecuting real-time tasks on FPGAs involves interdependent placement and scheduling problems. Most presented approaches model tasks as rectangles and allow for placing tasks anywhere on the FPGA. Such models are, however, not supported by commercial technology and tool flows. We present a new approach for mapping periodic real-time tasks to FPGAs based on micro slots, which are aggregated to reconfigurable slots that can accommodate a task at a time. This model enables us to leverage existing real-time scheduling results, but also poses new problems of reconfigurable slot creation and layout generation and, most importantly, lends itself to a practical realization. We discuss our overall approach, detail heuristics for reconfigurable slot creation and layout generation, and present simulation experimentsen_US
dc.identifier.issn18867612
dc.identifier.otherDOI: 10.1109/IPDPSW.2019.00027
dc.identifier.urihttps://ieeexplore.ieee.org/document/8778388
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/6499
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.relation.ispartofseries2019 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW;
dc.subjectHardwareen_US
dc.subjectMapping Periodicen_US
dc.titleAn Approach for Mapping Periodic Real-Time Tasks to Reconfigurable Hardwareen_US
dc.typeArticleen_US

Files

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: