Fault Simulation for Analog Circuits Under Parameter Variations

dc.contributor.authorKhouas, Abdelhakim
dc.contributor.authorDerieux, Anne
dc.date.accessioned2016-07-03T14:33:17Z
dc.date.available2016-07-03T14:33:17Z
dc.date.issued2000
dc.description.abstractAnalog integrated circuit testing and diagnosis is a very challenging problem. The inaccuracy of measurements, the infinite domain of possible values and the parameter deviations are among the major difficulties. During the process of optimizing production tests, Monte Carlo simulation is often needed due to parameter variations, but because of its expensive computational cost, it becomes the bottleneck of such a process. This paper describes a new technique to reduce the number of simulations required during analog fault simulation. This leads to the optimization of production tests subjected to parameter variations. In Section 1 a review of the state of the art is presented, Section 2 introduces the algorithm and describes the methodology of our approach. The results on CMOS 2-stage opamp and Fifth-order Low-pass switched-capacitor Filter are given in Sections 3 and conclusions in Section 4en_US
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/3040
dc.language.isoenen_US
dc.relation.ispartofseriesJournal of Electronic Testing 16(3);PP. 269-278
dc.subjectanalog testing,en_US
dc.subjectfault simulationen_US
dc.subjecttest optimisationen_US
dc.titleFault Simulation for Analog Circuits Under Parameter Variationsen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Fault Simulation for Analog Circuits Under Parameter Variations.pdf
Size:
223.56 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: