Design implementation and Experimental Validation of a Digital PHase Locked Loop ( DPLL)

dc.contributor.authorCherfi, Abderzak
dc.contributor.authorChallal, Mouloud (Supervisor)
dc.date.accessioned2024-02-06T09:38:21Z
dc.date.available2024-02-06T09:38:21Z
dc.date.issued2023
dc.description69 p.en_US
dc.description.abstractThe present work reports the simulation and realization of a Digital Phase-Locked Loop (DPLL).The circuit consists of three major blocks: a Phase Frequency Detector (PFD), an RC Low-PassFilter (LPF), and a Relaxation Voltage Controlled Oscillator (VCO). The analysis, design, andexamination of each blockwere carried out, resulting in a successful assembly of the entire DPLLcircuit. The designed PLL was simulated,measured, and then compared with the experimentalobservations using LM565 IC. The fi ndings demonstrate the PLL capability to achieve frequencysynchronization with minimal phase error at the desired frequency of 1 KHz, along with a widelock-in range.en_US
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/13317
dc.language.isoenen_US
dc.publisherUniversité M’Hamed bougara : Institute de Ginie électric et électronicen_US
dc.subjectDigital Phase-Locked Loopen_US
dc.titleDesign implementation and Experimental Validation of a Digital PHase Locked Loop ( DPLL)en_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Thesis_PLL (9 July 23).pdf
Size:
6.74 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: