Design implementation and Experimental Validation of a Digital PHase Locked Loop ( DPLL)
| dc.contributor.author | Cherfi, Abderzak | |
| dc.contributor.author | Challal, Mouloud (Supervisor) | |
| dc.date.accessioned | 2024-02-06T09:38:21Z | |
| dc.date.available | 2024-02-06T09:38:21Z | |
| dc.date.issued | 2023 | |
| dc.description | 69 p. | en_US |
| dc.description.abstract | The present work reports the simulation and realization of a Digital Phase-Locked Loop (DPLL).The circuit consists of three major blocks: a Phase Frequency Detector (PFD), an RC Low-PassFilter (LPF), and a Relaxation Voltage Controlled Oscillator (VCO). The analysis, design, andexamination of each blockwere carried out, resulting in a successful assembly of the entire DPLLcircuit. The designed PLL was simulated,measured, and then compared with the experimentalobservations using LM565 IC. The fi ndings demonstrate the PLL capability to achieve frequencysynchronization with minimal phase error at the desired frequency of 1 KHz, along with a widelock-in range. | en_US |
| dc.identifier.uri | https://dspace.univ-boumerdes.dz/handle/123456789/13317 | |
| dc.language.iso | en | en_US |
| dc.publisher | Université M’Hamed bougara : Institute de Ginie électric et électronic | en_US |
| dc.subject | Digital Phase-Locked Loop | en_US |
| dc.title | Design implementation and Experimental Validation of a Digital PHase Locked Loop ( DPLL) | en_US |
| dc.type | Thesis | en_US |
