On the Timing Uncertainty in Delay-Line-based Time Measurement Applications Targeting FPGAs
No Thumbnail Available
Date
2007
Journal Title
Journal ISSN
Volume Title
Publisher
IEEE
Abstract
this paper addresses important performance issues
in delay-line-based timing applications targeting FPGA
devices. The circuit under test is a TDC circuit implemented
on a low-cost FPGA from XILINX. Various performance
limitations such as uncertainty and non-uniformity in cell
delays are described and corresponding optimization and
improvement suggestions are made. Experimental results
were obtained using ring oscillator-based test structures to
inspect intra-die delay mismatches along the target FPGA’s
surface
Description
Keywords
the Timing Uncertainty, Delay-Line-based Time, Targeting FPGAs
