On the Timing Uncertainty in Delay-Line-based Time Measurement Applications Targeting FPGAs

dc.contributor.authorAmiri, Amir Mohammad
dc.contributor.authorKhouas, Abdelhakim
dc.contributor.authorBoukadoum, Mounir
dc.date.accessioned2016-06-29T11:21:13Z
dc.date.available2016-06-29T11:21:13Z
dc.date.issued2007
dc.description.abstractthis paper addresses important performance issues in delay-line-based timing applications targeting FPGA devices. The circuit under test is a TDC circuit implemented on a low-cost FPGA from XILINX. Various performance limitations such as uncertainty and non-uniformity in cell delays are described and corresponding optimization and improvement suggestions are made. Experimental results were obtained using ring oscillator-based test structures to inspect intra-die delay mismatches along the target FPGA’s surfaceen_US
dc.identifier.issn1-4244-0921-7
dc.identifier.urihttps://dspace.univ-boumerdes.dz/handle/123456789/3022
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.relation.ispartofseriesInternational Symposium on Circuits and Systems (ISCAS 2007);PP. 3772-3775
dc.subjectthe Timing Uncertaintyen_US
dc.subjectDelay-Line-based Timeen_US
dc.subjectTargeting FPGAsen_US
dc.titleOn the Timing Uncertainty in Delay-Line-based Time Measurement Applications Targeting FPGAsen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
On the Timing Uncertainty in Delay-Line-based Time Measurement Applications Targeting FPGAs.pdf
Size:
285.8 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: